## Unit-6

## Shift Register

Shift registers consist of arrangements of flip-flops and are important in applications involving the storage and transfer of data in a digital system. A register has no specified sequence of states, except in certain very specialized applications. A register, in general, is used solely for storing and shifting data (1s and 0s) entered into it from an external source and typically possesses no characteristic internal sequence of states.

A **Shift Register** can shift the bits either to the left or to the right. A **Shift Register**, which shifts the bit to the left, is known as **"Shift left register"**, and it shifts the bit to the right, known as **"Right left register"**.

## Type of Shift Register Data

The shift register is classified into the following type:

- Serial In Serial Out
- Serial In Parallel Out
- Parallel In Serial Out
- o Parallel In Parallel Out
- o Bi-directional Shift Register
- Universal Shift Register

#### Serial In serial out:

The serial in/out shift register accept data serially that is, one bit at a time on a single line. it produces the stored information on it output also in serial form.



Serial-in, serial-out shift register using type "JK" storage elements

#### Truth table



#### Waveforms



#### Serial IN Parallel OUT:

Data bit are entered serially into a serial in /parallel out shift register in the same manner as in serial in/serial out registers. The difference is the way in which the data bits are taken out of the register; in the parallel output register, the output line, and all bit are available simultaneously, rather than on a bit -by-bit basis as with the serial output.



#### Parallel IN Serial OUT

In the Parallel IN Serial OUT register, the data is entered in a parallel way, and the outcome comes serially. The input of the flip flop is the output of the previous Flip Flop. The input and outputs are connected through the combinational circuit. Through this combinational circuit, the binary input  $B_0$ ,  $B_1$ ,  $B_2$ ,  $B_3$  are passed. The **shift mode** and the **load mode** are the two modes in which the **''PISO''** circuit works.

#### Load mode

The bits B<sub>0</sub>, B<sub>1</sub>, B<sub>2</sub>, and B<sub>3</sub> are passed to the corresponding flip flops when the second, fourth, and sixth "AND" gates are active. These gates are active when the shift or load bar line set to 0. The binary inputs B0, B1, B2, and B3 will be loaded into the respective flip-flops when the edge of the clock is low. Thus, parallel loading occurs.

#### Shift mode

The second, fourth, and sixth gates are inactive when the load and shift line set to 0. So, we are not able to load data in a parallel way. At this time, the first, third, and fifth gates will be activated, and the shifting of the data will be left to the right bit. In this way, the "Parallel IN Serial OUT" operation occurs.



# Parallel In/Parallel Out Shift Registers

Parallel entry and parallel output of data have been discussed. The parallel in/parallel out register employs both methods. Immediately following the simultaneous entry of all data bits, the bits appear on the parallel outputs. Figure 8–14 shows a parallel in/parallel out shift register.



### Bidirection shift Registers:

The binary number after shifting each bit of the number to the left by one position will be equivalent to the number produced by multiplying the original number by 2. In the same way, the binary number after shifting each bit of the number to the right by one position will be equivalent to the number produced by dividing the original number by 2.

For performing the multiplication and division operation using the shift register, it is required that the data should be moved in both the direction, i.e., left or right in the register. Such registers are called the "Bidirectional" shift register.

Below is the diagram of 4-bit "bidirectional" shift register where  $D_R$  is the "serial right shift data input",  $D_L$  is the "left shift data input", and M is the "mode select input".



## Operations

### 1. Shift right operation (M=1)

The first, third, fifth, and seventh AND gates will be enabled, but the second, fourth, sixth, and eighth AND gates will be disabled.

The data present on the data input **DR** is shifted bit by bit from the fourth flip flop to the first flip flop when the clock pulse is applied. In this way, the shift right operation occurs.

## 2) Shift left operation(M=0)

- The second, fourth, sixth and eighth AND gates will be enabled, but the AND gates first, third, fifth, and seventh will be disabled.
- The data present on the data input DR is shifted bit by bit from the first flip flop to the fourth flip flop when the clock pulse is applied. In this way, the shift right operation occurs.

### Universal Shift Register

A register where the data is shifted in one direction is known as the "uni-directional" shift register. A register in which the data is shifted in both the direction is known as "bi-directional" shift register. A "Universal" shift register is a special type of register that can load the data in a parallel way and shift that data in both directions, i.e., right and left.



## Shift Register Counter:

A shift register counter is basically a shift register with the serial output connected back to the serial input to produce special sequences. These devices are often classified as counters because they exhibit a specified sequence of states.

Two of the most common types of shift register counters,

the Johnson counter and

the ring counter

#### **The Johnson Counter**

In a Johnson counter the complement of the output of the last flip-flop is connected back to the D input of the first flip-flop (it can be implemented with other types of flip-flops as well). If the counter starts

at 0, this feedback arrangement produces a characteristic sequence of states, as shown in Table 8–3 for a 4-bit device and in Table 8–4 for a 5-bit device. Notice that the 4-bit sequence has a total of eight states, or bit patterns, and that the 5-bit sequence has a total of ten states. In general, a Johnson counter will produce a modulus of 2n, where n is the number of stages in the counter.

| TABLE 8-3                  |       |       |       |       |  |  |  |  |
|----------------------------|-------|-------|-------|-------|--|--|--|--|
| Four-bit Johnson sequence. |       |       |       |       |  |  |  |  |
| Clock Pulse                | $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ |  |  |  |  |
| 0                          | 0     | 0     | 0     | 0 ←   |  |  |  |  |
| 1                          | 1     | 0     | 0     | 0     |  |  |  |  |
| 2                          | 1     | 1     | 0     | 0     |  |  |  |  |
| 3                          | 1     | 1     | 1     | 0     |  |  |  |  |
| 4                          | 1     | 1     | 1     | 1     |  |  |  |  |
| 5                          | 0     | 1     | 1     | 1     |  |  |  |  |
| 6                          | 0     | 0     | 1     | 1     |  |  |  |  |
| 7                          | 0     | 0     | 0     | 1 —   |  |  |  |  |

| TABLE 8-4                  |       |       |       |       |       |  |  |  |
|----------------------------|-------|-------|-------|-------|-------|--|--|--|
| Five-bit Johnson sequence. |       |       |       |       |       |  |  |  |
| Clock Pulse                | $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ | $Q_4$ |  |  |  |
| 0                          | 0     | 0     | 0     | 0     | 0 ←   |  |  |  |
| 1                          | 1     | 0     | 0     | 0     | 0     |  |  |  |
| 2                          | 1     | 1     | 0     | 0     | 0     |  |  |  |
| 3                          | 1     | 1     | 1     | 0     | 0     |  |  |  |
| 4                          | 1     | 1     | 1     | 1     | 0     |  |  |  |
| 5                          | 1     | 1     | 1     | 1     | 1     |  |  |  |
| 6                          | 0     | 1     | 1     | 1     | 1     |  |  |  |
| 7                          | 0     | 0     | 1     | 1     | 1     |  |  |  |
| 8                          | 0     | 0     | 0     | 1     | 1     |  |  |  |
| 9                          | 0     | 0     | 0     | 0     | 1 —   |  |  |  |
|                            |       |       |       |       |       |  |  |  |

The implementation of the 4- stage and 5-stage Johnson counter.



(a) Four-bit Johnson counter



(b) Five-bit Johnson counter



FIGURE 8-22 Timing sequence for a 4-bit Johnson counter.



FIGURE 8-23 Timing sequence for a 5-bit Johnson counter.

## Ring counter

A ring counter utilizes one flip-flop for each state in its sequence. It has the advantage that decoding gates are not required. In the case of a 10bit ring counter, there is a unique output for each decimal digit.



FIGURE 8-24 A 10-bit ring counter. Open file F08-24 to verify operation.

| TABLE 8-5       |         |       |       |       |       |       |       |       |       |       |
|-----------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Ten-bit ring of | counter | seque | ence. |       |       |       |       |       |       |       |
| Clock Pulse     | $Q_0$   | $Q_1$ | $Q_2$ | $Q_3$ | $Q_4$ | $Q_5$ | $Q_6$ | $Q_7$ | $Q_8$ | $Q_9$ |
| 0               | 1       | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0 ←   |
| 1               | 0       | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 2               | 0       | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 3               | 0       | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |
| 4               | 0       | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     |
| 5               | 0       | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0     |
| 6               | 0       | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     |
| 7               | 0       | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     |
| 8               | 0       | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| 9               | 0       | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1 -   |

Johnson counter, except that Q rather than  $\overline{Q}$  is fed back from the last stage. The ten outputs of the counter indicate directly the decimal count of the clock pulse. For instance, a 1 on  $Q_0$ represents a zero, a 1 on  $Q_1$  represents a one, a 1 on  $Q_2$  represents a two, a 1 on  $Q_3$  represents a three, and so on. You should verify for yourself that the 1 is always retained in the counter and simply shifted "around the ring," advancing one stage for each clock pulse.

### **Shift Register Application**

Shift register are found in many type of application, a few are presented below:

1 Time delay: Serial in/serial out shift register can be used to provide a time delay from input to output that is a function of both the number of stages (n) in the register and the clock frequency.

#### 2 Serial to parallel data converter

Serial data transmission from one digital system to another is commonly used to reduce the number of wires in the transmission line. For example, eight bits can be sent serially over one wire, but it takes eight wires to send the same data in parallel.

#### 3 Universal Asynchronous Receiver Transmitter

As mentioned, computers and microprocessor-based systems often send and receive data in a parallel format. Frequently, these systems must communicate with external devices that send and/or receive serial data. An interfacing device used to accomplish these conversions is the UART (Universal Asynchronous Receiver Transmitter).